MM74HC123A
Dual Retriggerable Monostable Multivibrator

General Description
The MM74HC123A high speed monostable multivibrators (one shots) utilize advanced silicon-gate CMOS technology. They feature speeds comparable to low power Schottky TTL circuitry while retaining the low power and high noise immunity characteristic of CMOS circuits.

Each multivibrator features both a negative, A, and a positive, B, transition triggered input, either of which can be used as an inhibit input. Also included is a clear input that when taken low resets the one shot. The MM74HC123A can be triggered on the positive transition of the clear while A is held LOW and B is held HIGH.

The MM74HC123A is retriggerable. That is it may be triggered repeatedly while their outputs are generating a pulse and the pulse will be extended.

Pulse width stability over a wide range of temperature and supply is achieved using linear CMOS techniques. The output pulse equation is simply: \( PW = (R_{EXT})(C_{EXT}) \); where \( PW \) is in seconds, \( R \) is in ohms, and \( C \) is in farads. All inputs are protected from damage due to static discharge by diodes to \( V_{CC} \) and ground.

Features
- Typical propagation delay: 25 ns
- Wide power supply range: 2V–6V
- Low quiescent current: 80 \( \mu \)A maximum (74HC Series)
- Low input current: 1 \( \mu \)A maximum
- Fanout of 10 LS-TTL loads
- Simple pulse width formula \( T = RC \)
- Wide pulse range: 400 ns to \( \infty \) (typ)
- Part to part variation: \( \pm 5\% \) (typ)
- Schmitt Trigger A & B inputs enable infinite signal input rise and fall times.

Ordering Code:

<table>
<thead>
<tr>
<th>Order Number</th>
<th>Package Number</th>
<th>Package Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>MM74HC123AM</td>
<td>M16A</td>
<td>16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150” Narrow</td>
</tr>
<tr>
<td>MM74HC123ASJ</td>
<td>M18D</td>
<td>16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide</td>
</tr>
<tr>
<td>MM74HC123AMTC</td>
<td>M1C16</td>
<td>16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide</td>
</tr>
<tr>
<td>MM74HC123AN</td>
<td>N16E</td>
<td>16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300” Wide</td>
</tr>
</tbody>
</table>

Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.

Connection Diagram

Pin Assignment for DIP, SOIC, SOP and TSSOP

Timing Component

Note: Pin 6 and Pin 14 must be hard-wired to GND.
### Truth Table

<table>
<thead>
<tr>
<th>Clear</th>
<th>A</th>
<th>B</th>
<th>Q</th>
<th>Q</th>
</tr>
</thead>
<tbody>
<tr>
<td>L</td>
<td>X</td>
<td>X</td>
<td>L</td>
<td>H</td>
</tr>
<tr>
<td>X</td>
<td>H</td>
<td>X</td>
<td>L</td>
<td>H</td>
</tr>
<tr>
<td>X</td>
<td>X</td>
<td>L</td>
<td>L</td>
<td>H</td>
</tr>
<tr>
<td>H</td>
<td>L</td>
<td>↑</td>
<td>¬</td>
<td>¬</td>
</tr>
<tr>
<td>H</td>
<td>↓</td>
<td>H</td>
<td>¬</td>
<td>¬</td>
</tr>
<tr>
<td>↑</td>
<td>L</td>
<td>H</td>
<td>¬</td>
<td>¬</td>
</tr>
</tbody>
</table>

- **H** = HIGH Level
- **L** = LOW Level
- **↑** = Transition from LOW-to-HIGH
- **↓** = Transition from HIGH-to-LOW
- **¬** = One HIGH Level Pulse
- **¬** = One LOW Level Pulse
- **X** = Irrelevant

### Logic Diagram
### Absolute Maximum Ratings (Note 1)

- **Supply Voltage** (\(V_{CC}\))  
  -\(0.5\)V to +7.0V

- **DC Input Voltage** (\(V_{IN}\))  
  -\(-1.5\)V to \(V_{CC} + 1.5\)V

- **DC Output Voltage** (\(V_{OUT}\))  
  -\(-0.5\)V to \(V_{CC} + 0.5\)V

- **Clamp Diode Current** (\(I_{IK}, I_{OK}\))  
  \(\pm 20\) mA

- **DC Output Current, per pin** (\(I_{OUT}\))  
  \(\pm 25\) mA

- **DC \(V_{CC}\) or GND Current, per pin** (\(I_{CC}\))  
  \(\pm 50\) mA

- **Storage Temperature Range** (\(T_{STG}\))  
  
  -65°C to +150°C

- **Power Dissipation** (\(P_{D}\))  
  Plastic “N” Package: \(600\) mW at \(T_{A} = 25^\circ\)C, \(500\) mW at \(T_{A} = -40\) to 85°C

- **Lead Temperature** (\(T_{L}\))  
  (Soldering 10 seconds) \(260^\circ\)C

### Recommended Operating Conditions

- **Supply Voltage** (\(V_{CC}\))  
  \(2\) to 6 V

- **DC Input or Output Voltage** (\(V_{IN}, V_{OUT}\))  
  \(0\) to \(V_{CC}\)

- **Operating Temperature Range** (\(T_{A}\))  
  
  -40 to 85°C

- **Input Rise or Fall Times** (Clear Input)  
  \(V_{CC} = 2.0\) V

  -\(I_{R}, I_{F}\): \(1000\) ns

  -\(V_{CC} = 4.5\) V

  -\(500\) ns

  -\(V_{CC} = 6.0\) V

  -\(400\) ns

### DC Electrical Characteristics (Note 4)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>(V_{CC})</th>
<th>(T_{A} = 25^\circ)C</th>
<th>(T_{A} = -40) to 85°C</th>
<th>(T_{A} = -55) to 125°C</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>(V_{IH})</td>
<td>Minimum HIGH Level Input Voltage</td>
<td>(V_{IN} = V_{IH}) or (V_{IL})</td>
<td>(I_{OUT}) ≤ 20 (\mu)A</td>
<td>2.0</td>
<td>1.15</td>
<td>1.15</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>(V_{CC})</td>
<td>4.5</td>
<td>3.15</td>
<td>3.15</td>
<td>3.15</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>6.0</td>
<td>4.2</td>
<td>4.2</td>
<td>4.2</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>(V_{IL})</td>
<td>Maximum LOW Level Input Voltage</td>
<td>(V_{IN} = V_{IH}) or (V_{IL})</td>
<td>(I_{OUT}) ≤ 20 (\mu)A</td>
<td>2.0</td>
<td>0.3</td>
<td>0.3</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>(V_{CC})</td>
<td>4.5</td>
<td>0.9</td>
<td>0.9</td>
<td>0.9</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>6.0</td>
<td>1.2</td>
<td>1.2</td>
<td>1.2</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>(V_{OH})</td>
<td>Minimum HIGH Level Output Voltage</td>
<td>(V_{IN} = V_{IH}) or (V_{IL})</td>
<td>(I_{OUT}) ≤ 20 (\mu)A</td>
<td>2.0</td>
<td>1.9</td>
<td>1.9</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>(V_{CC})</td>
<td>4.5</td>
<td>4.4</td>
<td>4.4</td>
<td>4.4</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>6.0</td>
<td>5.9</td>
<td>5.9</td>
<td>5.9</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>(V_{OL})</td>
<td>Maximum LOW Level Output Voltage</td>
<td>(V_{IN} = V_{IH}) or (V_{IL})</td>
<td>(I_{OUT}) ≤ 4 (mA)</td>
<td>4.5</td>
<td>3.98</td>
<td>3.84</td>
<td>3.7</td>
</tr>
<tr>
<td></td>
<td></td>
<td>(V_{CC})</td>
<td>6.0</td>
<td>5.7</td>
<td>5.48</td>
<td>5.34</td>
<td>5.2</td>
</tr>
<tr>
<td>(I_{IN})</td>
<td>Maximum Input Current (Pins 7, 15)</td>
<td>(V_{IN} = V_{CC}) or GND</td>
<td>(I_{IN}) ≤ 20 (\mu)A</td>
<td>6.0</td>
<td>±0.5</td>
<td>±5.0</td>
<td>±5.0</td>
</tr>
<tr>
<td>(I_{IN})</td>
<td>Maximum Input Current (all other pins)</td>
<td>(V_{IN} = V_{CC}) or GND</td>
<td>(I_{IN}) ≤ 4 (mA)</td>
<td>6.0</td>
<td>±0.1</td>
<td>±1.0</td>
<td>±1.0</td>
</tr>
<tr>
<td>(I_{CC})</td>
<td>Maximum quiescent supply current (standby)</td>
<td>(V_{IN} = V_{CC}) or GND</td>
<td>(I_{CC}) ≤ 0 (\mu)A</td>
<td>6.0</td>
<td>±8.0</td>
<td>±80</td>
<td>±160</td>
</tr>
<tr>
<td>(I_{CC})</td>
<td>Maximum active supply current (per monostable)</td>
<td>(V_{IN} = V_{CC}) or GND</td>
<td>(I_{CC}) ≤ 5 (mA)</td>
<td>6.0</td>
<td>±0.33</td>
<td>±1.3</td>
<td>±5.0</td>
</tr>
</tbody>
</table>

**Note 1:** Absolute Maximum Ratings are those values beyond which damage to the device may occur.

**Note 2:** Unless otherwise specified all voltages are referenced to ground.

**Note 3:** Power Dissipation Temperature Derating: Plastic “N” Package: \(-12\) mW/°C from 65°C to 85°C.

**Note 4:** For a power supply of 5V ±10%, the worst-case output voltages (\(V_{OH}, V_{OL}\)) occur for HE at 4.5V. Thus the 4.5V values should be used when designing with this supply. Worst-case \(V_{IH}\) and \(V_{IL}\) occur at \(V_{CC} = 5.5\) V and 4.5V respectively. (The \(V_{IH}\) value at 5.5V is 3.85V.) The worst-case leakage current (\(I_{IN}\), \(I_{CC}\), and \(I_{OL}\)) occurs for CMOS at the higher voltage and so the 6.0V values should be used.
### AC Electrical Characteristics

\( V_{CC} = 5V, T_A = 25^\circ C, C_L = 15pF, I_t = 6ns \)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Typ</th>
<th>Limit</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>( t_{PLH} )</td>
<td>Maximum Trigger Propagation Delay A, B or Clear to ( Q )</td>
<td>2.0V</td>
<td>22</td>
<td>33</td>
<td>ns</td>
</tr>
<tr>
<td>( t_{PHL} )</td>
<td>Maximum Trigger Propagation Delay A, B or Clear to ( \bar{Q} )</td>
<td>4.5V</td>
<td>25</td>
<td>42</td>
<td>ns</td>
</tr>
<tr>
<td>( t_{PHL} )</td>
<td>Maximum Propagation Delay, Clear to ( Q )</td>
<td>6.0V</td>
<td>20</td>
<td>27</td>
<td>ns</td>
</tr>
<tr>
<td>( t_{PLH} )</td>
<td>Maximum Propagation Delay, Clear to ( \bar{Q} )</td>
<td>4.5V</td>
<td>22</td>
<td>33</td>
<td>ns</td>
</tr>
<tr>
<td>( t_W )</td>
<td>Minimum Pulse Width, A, B or Clear</td>
<td>14</td>
<td>26</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>( t_{REM} )</td>
<td>Minimum Clear Removal Time</td>
<td>0</td>
<td></td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>( t_{WQ(MIN)} )</td>
<td>Minimum Output Pulse Width ( C_{EXT} = 28pF )</td>
<td>2.0V</td>
<td>400</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>( t_{WQ} )</td>
<td>Output Pulse Width ( C_{EXT} = 1000pF )</td>
<td>10</td>
<td></td>
<td>( \mu s )</td>
<td></td>
</tr>
</tbody>
</table>

### Note 5:

\[ C_{PD} \] determines the no load dynamic power consumption, \( P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC} \), and the no load dynamic current consumption, \( I_S = C_{PD} V_{CC} f + I_{CC} \).
Theory of Operation

As shown in Figure 1 and the logic diagram, before an input trigger occurs, the one shot is in the quiescent state with the Q output LOW, and the timing capacitor C\text{EXT} completely charged to V\text{CC}. When the trigger input A goes from V\text{CC} to GND (while inputs B and clear are held to V\text{CC}), a valid trigger is recognized, which turns on comparator C1 and N-channel transistor N11. At the same time the output latch is set. With transistor N1 on, the capacitor C\text{EXT} rapidly discharges toward GND until V\text{REF1} is reached. At this point the output of comparator C1 changes state and transistor N1 turns off. Comparator C1 then turns off while at the same time comparator C2 turns on. With transistor N1 off, the capacitor C\text{EXT} begins to charge through the timing resistor, R\text{EXT}, toward V\text{CC}. When the voltage across C\text{EXT} equals V\text{REF2}, comparator C2 changes state causing the output latch to reset (Q goes LOW) while at the same time disabling comparator C2. This ends the timing cycle with the monostable in the quiescent state, waiting for the next trigger.

A valid trigger is also recognized when trigger input B goes from GND to V\text{CC} (while input A is at GND and input clear is at V\text{CC}). The MM74HC123A can also be triggered when clear goes from GND to V\text{CC} (while A is at GND and B is at V\text{CC}).

It should be noted that in the quiescent state C\text{EXT} is fully charged to V\text{CC} causing the current through resistor R\text{EXT} to be zero. Both comparators are ‘off’ with the total device current due only to reverse junction leakages. An added feature of the MM74HC123A is that the output latch is set via the input trigger without regard to the capacitor voltage. Thus, propagation delay from trigger to Q is independent of the value of C\text{EXT}, R\text{EXT}, or the duty cycle of the input waveform.

RETRIGGER OPERATION

The MM74HC123A is retriggered if a valid trigger occurs followed by another trigger before the Q output has returned to the quiescent (zero) state. Any retrigger, after the timing node voltage at the R/C\text{EXT} pin has begun to rise from V\text{REF1}, but has not yet reached V\text{REF2}, will cause an increase in output pulse width T. When a valid retrigger is initiated, the voltage at the R/C\text{EXT} pin will again drop to V\text{REF1} before progressing along the RC charging curve toward V\text{CC}. The Q output will remain HIGH until time T, after the last valid retrigger.

Because the trigger-control circuit flip-flop resets shortly after C\text{X} has discharged to the reference voltage of the lower reference circuit, the minimum retrigger time, t\text{rr}, is a function of internal propagation delays and the discharge time of C\text{X}:

\[ t_{rr} \approx 20 + \frac{187}{V_{CC} - 0.7} + \frac{565 + (0.266 V_{CC}) C_X}{(V_{CC} - 0.7)^2} \]

Another removal/retrigger time occurs when a short clear pulse is used. Upon receipt of a clear, the one shot must charge the capacitor up to the upper trip point before the one shot is ready to receive the next trigger. This time is dependent on the capacitor used and is approximately:

\[ t_{tr} - 196 + \frac{640}{V_{CC} - 0.7} + \frac{522 + (0.3 V_{CC}) C_X}{(V_{CC} - 0.7)^2} \text{ ns} \]
RESET OPERATION

These one shots may be reset during the generation of the output pulse. In the reset mode of operation, an input pulse on clear sets the reset latch and causes the capacitor to be fast charged to \( V_{CC} \) by turning on transistor Q1. When the voltage on the capacitor reaches \( V_{REF2} \), the reset latch will clear and then be ready to accept another pulse. If the clear input is held low, any trigger inputs that occur will be inhibited and the \( Q \) and \( \overline{Q} \) outputs of the output latch will not change. Since the \( Q \) output is reset when an input low-level is detected on the Clear input, the output pulse \( T \) can be made significantly shorter than the minimum pulse width specification.

**Typical Output Pulse Width vs. Timing Components**

**Typical Distribution of Output Pulse Width, Part to Part**

**Typical 1ms Pulse Width Variation vs. Supply**

**Minimum \( R_{EXT} \) vs. Supply Voltage**

**Typical 1ms Pulse Width Variation vs. Temperature**

*Note:* \( R \) and \( C \) are not subjected to temperature. The \( C \) is polypropylene.
Physical Dimensions inches (millimeters) unless otherwise noted (Continued)

16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
Package Number MTC16
LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.

2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.